Skip to content
Change the repository type filter

All

    Repositories list

    • Python
      2030Updated Feb 28, 2025Feb 28, 2025
    • 130nm BiCMOS Open Source PDK, dedicated for Analog, Mixed Signal and RF Design
      HTML
      Apache License 2.0
      74010Updated Feb 28, 2025Feb 28, 2025
    • Simple PoR based on an RC filter
      Shell
      Apache License 2.0
      2000Updated Feb 26, 2025Feb 26, 2025
    • 12-bit ADC using other analog component repositories for the sample & hold, DAC, and comparator.
      Verilog
      Apache License 2.0
      3000Updated Feb 26, 2025Feb 26, 2025
    • 8-bit resistor ladder DAC with 3.3V output range
      MATLAB
      Apache License 2.0
      3000Updated Feb 26, 2025Feb 26, 2025
    • Repository to store metric results for OpenLane 2.0.0+
      1000Updated Feb 26, 2025Feb 26, 2025
    • caravel

      Public
      Caravel is a standard SoC template with on chip resources to control and read/write operations from a user-dedicated space.
      Verilog
      Apache License 2.0
      70314965Updated Feb 26, 2025Feb 26, 2025
    • openlane2

      Public
      The next generation of OpenLane, rewritten from scratch with a modular architecture
      Python
      Apache License 2.0
      50269859Updated Feb 26, 2025Feb 26, 2025
    • Verilog
      1000Updated Feb 26, 2025Feb 26, 2025
    • Step-specific Unit Tests for OpenLane 2.0.0+
      Verilog
      Apache License 2.0
      2001Updated Feb 26, 2025Feb 26, 2025
    • EF_AES

      Public
      Verilog
      1011Updated Feb 26, 2025Feb 26, 2025
    • Verilog
      Apache License 2.0
      1231Updated Feb 26, 2025Feb 26, 2025
    • Verilog
      Apache License 2.0
      3000Updated Feb 26, 2025Feb 26, 2025
    • The analog signal processing and timing frontend subsystems for the Frigate harness chip
      Verilog
      Apache License 2.0
      1011Updated Feb 26, 2025Feb 26, 2025
    • HTML
      Apache License 2.0
      2000Updated Feb 26, 2025Feb 26, 2025
    • Verilog
      1410Updated Feb 25, 2025Feb 25, 2025
    • Python
      Apache License 2.0
      2536407Updated Feb 25, 2025Feb 25, 2025
    • caravel_user_project

      Public template
      Verilog
      Apache License 2.0
      3431928522Updated Feb 25, 2025Feb 25, 2025
    • Analog 3.3V sample and hold circuit, with buffered output
      Tcl
      Apache License 2.0
      3000Updated Feb 25, 2025Feb 25, 2025
    • ipm

      Public
      Open-source IPs Package Manager (IPM)
      Python
      Apache License 2.0
      21470Updated Feb 24, 2025Feb 24, 2025
    • nix-eda

      Public
      Nix derivations for EDA tools
      Nix
      Apache License 2.0
      4920Updated Feb 24, 2025Feb 24, 2025
    • Verilog
      Apache License 2.0
      1471Updated Feb 24, 2025Feb 24, 2025
    • sky130_ef_ip__template

      Public template
      A template repository for analog designs to ensure consistency and interoperability between IP blocks.
      Apache License 2.0
      2000Updated Feb 24, 2025Feb 24, 2025
    • Verilog
      1370Updated Feb 23, 2025Feb 23, 2025
    • EF_SHA256

      Public
      Verilog
      1021Updated Feb 23, 2025Feb 23, 2025
    • C
      1235Updated Feb 23, 2025Feb 23, 2025
    • Continuous Integration Designs for OpenLane 2.0.0 or higher
      Verilog
      2000Updated Feb 23, 2025Feb 23, 2025
    • 0015Updated Feb 22, 2025Feb 22, 2025
    • Example digital project for the Efabless Caravel "openframe" harness
      Verilog
      Apache License 2.0
      14430Updated Feb 21, 2025Feb 21, 2025
    • panamax

      Public
      The Panamax 130-pin padframe for SkyWater sky130
      Verilog
      Apache License 2.0
      3531Updated Feb 20, 2025Feb 20, 2025